## **Compal Confidential**

Model Name: VIUS3/S4 File Name: LA-8951PR01

**BOM P/N:43** 

www.666fix.com苹果维修基地

# **Compal Confidential**

VIUS3/S4 M/B Schematics Document

Intel Ivy Bridge ULV Processor + Panther Point PCH AMD Seymour XT

2011-12-28

REV: 0.1

| Security Classification | cation Compal Secret Data                                                                                                                       |                 |                                                                                                                                                         | Compal Electronics, Inc.  |                                  |            |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------|------------|
| Issued Date             | 2011/06/24                                                                                                                                      | Deciphered Date | 2012/07/12                                                                                                                                              | Title                     |                                  |            |
|                         | RING DRAWING IS THE PROPRIETARY P<br>DRMATION. THIS SHEET MAY NOT BE TH<br>S AUTHORIZED BY COMPAL ELECTRONI<br>CLOSED TO ANY THIRD PARTY WITHOU |                 | CCTRONICS, INC. AND CONTAINS CONFIDE<br>ISTODY OF THE COMPETENT DIVISION OF I<br>IEET NOR THE INFORMATION IT CONTAINS<br>NT OF COMPAL ELECTRONICS. INC. | HEIAL<br>FISTZE<br>Custom | Document Number Sherry and Royal | Rev<br>0.1 |





Device

Smart Battery

Device Address 1001\_101xb Thermal Sensor F75303M

### **PCH SM Bus address**

Device Address DDR DIMM0 1001 000Xb DDR DIMM2 1001 010Xb

0001 011X b

#### **AMD-GPU SM Bus address**

| Device                  | Address           |
|-------------------------|-------------------|
| Internal thermal sensor | 1001 111Xb (0x9E) |
|                         |                   |

#### SMBUS Control Table

| SINDOS CONTROL TUBIC |               |       |        |        |        |              |                   |       |
|----------------------|---------------|-------|--------|--------|--------|--------------|-------------------|-------|
|                      | SOURCE        | VGA   | BATT   | KB9012 | SODIMM | WLAN<br>WWAN | Thermal<br>Sensor | РСН   |
| SMB_EC_CK1           | KB9012        | Х     | V      | Х      | Х      | Х            | Х                 | Х     |
| SMB_EC_DA1           | +3VALW        |       | +3VALW |        |        |              | 7.                |       |
| SMB_EC_CK2           | KB9012        | Х     | Х      | Χ      | Х      | Х            | Х                 | V     |
| SMB_EC_DA2           | +3VALW        |       | ^      | ^      |        | ^            | _ ^               | + 3VS |
| SMBCLK               | PCH           | Х     | Х      | Х      | V      | V            | Υ                 | X     |
| SMBDATA              | +3VALW        |       | ^      | ^      | +3VS   | + 3VS        | _ ^               |       |
| SML0CLK              | DCII          | Х     | Х      | Х      | Х      | X            | Χ                 | Х     |
| SML0DATA             | PCH<br>+3VALW |       | ^      | ^      | ^      | ^            | ^                 |       |
| SML1CLK              | PCH           | V     | Х      | V      | Х      | X            | V                 | Υ     |
| SML1DATA             | +3VALW        | + 3VS | ^      | + 3VS  | ^      | ^            | +3VS              |       |

| SIGNAL                | SLP_S1# | SLP_S3# | SLP_S4# | SLP_S5# | +VALW | +V  | +VS | Clock |
|-----------------------|---------|---------|---------|---------|-------|-----|-----|-------|
| Full ON               | HIGH    | HIGH    | HIGH    | HIGH    | ON    | ON  | ON  | ON    |
| S1 (Power On Suspend) | LOW     | HIGH    | HIGH    | HIGH    | ON    | ON  | ON  | LOW   |
| S3 (Suspend to RAM)   | LOW     | LOW     | HIGH    | HIGH    | ON    | ON  | OFF | OFF   |
| S4 (Suspend to Disk)  | LOW     | LOW     | LOW     | HIGH    | ON    | OFF | OFF | OFF   |
| S5 (Soft OFF)         | LOW     | LOW     | LOW     | LOW     | ON    | OFF | OFF | OFF   |

#### **BOARD ID Table**

| Board ID | PCB Revision |
|----------|--------------|
| 0        | 0.1          |
| 1        |              |
| 2        |              |
| 3        |              |
| 4        |              |
| 5        |              |
| 6        |              |
| 7        |              |

#### Board ID / SKU ID Table for AD channel

| Vcc      | 3.3V +/- 5%  |                   |                         |                         |          |       |
|----------|--------------|-------------------|-------------------------|-------------------------|----------|-------|
| Ra/Rc/Re | 100K +/- 5%  |                   |                         |                         |          |       |
| Board ID | Rb / Rd / Rf | $V_{AD\_BID}$ min | V <sub>AD_BID</sub> typ | V <sub>AD_BID</sub> max | Porject  | Phase |
| 0        | 0            | 0 V               | 0 V                     | 0 V                     | G-series | MP    |
| 1        | 8.2K +/- 5%  | 0.216 V           | 0.250 V                 | 0.289 V                 | G-series | PVT   |
| 2        | 18K +/- 5%   | 0.436 V           | 0.503 V                 | 0.538 V                 | G-series | DVT   |
| 3        | 33K +/- 5%   | 0.712 V           | 0.819 V                 | 0.875 V                 | G-series | EVT   |
| 4        | 56K +/- 5%   | 1.036 V           | 1.185 V                 | 1.264 V                 | Y-series | EVT   |
| 5        | 100K +/- 5%  | 1.453 V           | 1.650 V                 | 1.759 V                 | Y-series | DVT   |
| 6        | 200K +/- 5%  | 1.935 V           | 2.200 V                 | 2.341 V                 | Y-series | PVT   |
| 7        | NC           | 2.500 V           | 3.300 V                 | 3.300 V                 | Y-series | MP    |

#### **USB Port Table**

| USB 3.0    | USB 2.0 |       | Port  | 3 External<br>USB Port         |   |                               |
|------------|---------|-------|-------|--------------------------------|---|-------------------------------|
| xHCI1      |         | UHCI0 | 0     |                                |   |                               |
| xHCI2      |         | OHCIO | 1     | USB 3.0 Port (Left Side)       |   |                               |
| xHCI3      |         | UHCI1 | 2     | Mini Card(WLAN)                |   |                               |
| xHCI4      | EHCI1   | OHCII | 3     |                                |   |                               |
| /          | Encil   | Encil | EHCII | UHCI2                          | 4 | X (USB PORT disabled on HM70) |
| <b>l</b> / |         | UNCIZ | 5     | X (USB PORT disabled on HM70)  |   |                               |
| l /        |         | UHCI3 | 6     | X (USB PORT disabled on HM70)  |   |                               |
| l /        |         | UHCIS | 7     | X (USB PORT disabled on HM70)  |   |                               |
| <b>l</b> / |         | UHCI4 | 8     | USB/B (Right Side USB-BD)      |   |                               |
| <b>l</b> / |         | UNCIA | 9     | USB/B (Right Side USB-BD)      |   |                               |
| <b>l</b> / | EHCI2   | UHCI5 | 10    | USB Port (Right Side CR-BD)    |   |                               |
| <b>l</b> / | ERCIZ   | OHCIS | 11    | Camera (LVDS)                  |   |                               |
| <b>I</b> / |         | писте | 12    | X (USB PORT disabled on HM70 ) |   |                               |
| /          |         | UHCI6 |       | X (USB PORT disabled on HM70)  |   |                               |

#### HM70 Disable xHCI3,xHCI4

#### **SATA Port Table**

|         | нм77     | <b>HM7</b> 0 |            |
|---------|----------|--------------|------------|
| SATA PO | GEN3/2/1 | GEN3/2/1     | SSD        |
| SATA P1 | GEN3/2/1 | Disable      | HDD (HM77) |
| SATA P2 | GEN2/1   | GEN2/1       | HDD (HM70) |
| SATA P3 | GEN2/1   | Disable      |            |
| SATA P4 | GEN2/1   | GEN2/1       |            |
| SATA P5 | GEN2/1   | GEN2/1       |            |

HM70 Disable P1,P3

#### **BOM Structure Table**

| BTO Item             | BOM Structure |
|----------------------|---------------|
| INTEL UMA only       | UMA@          |
| GPU:Seymour XT       | PX@ PX5@      |
| HDMI                 | HDMI@         |
| HDD1 (HM77 SATA 3.0) | HDD1@         |
| HDD2 (HM70 SATA 2.0) | HDD2@         |
| Interna-Intel-USB3.0 | IU3@          |
| Interna-Intel-USB2.0 | IU2@          |
| Blue Tooth           | BT@           |
| 10/100 LAN           | 8105E@        |
| GIGA LAN             | 8111F@        |
| Connector            | ME@           |
| 45 LEVEL             | <b>45</b> @   |
| Unpop                | @             |
|                      | -             |

#### **PCle Port Table**

|         | нм77   | нм70    |      |
|---------|--------|---------|------|
| PCIe P1 | Enable | Enable  | LAN  |
| PCIe P2 | Enable | Enable  | WLAN |
| PCIe P3 | Enable | Enable  |      |
| PCIe P4 | Enable | Enable  |      |
| PCIe P5 | Enable | Disable |      |
| PCIe P6 | Enable | Disable |      |
| PCIe P7 | Enable | Disable |      |
| PCIe P8 | Enable | Disable |      |

HM70 Disable P5, P6, P7, P8

| Security Classification Compal Secret Data                                                                                                                                                                              |                                   |                        | Compal Electronics, Inc.                                                     |          |                           |          |   |    |     |     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------|------------------------------------------------------------------------------|----------|---------------------------|----------|---|----|-----|-----|
| Issued Date                                                                                                                                                                                                             | 2011/06/15                        | Deciphered Date        | 2012/07/11                                                                   | Title    | No                        | tes List |   |    |     |     |
| THIS SHEET OF ENGINEER                                                                                                                                                                                                  | RING DRAWING IS THE PROPRIETARY F | PROPERTY OF COMPAL ELE | ECTRONICS. INC. AND CONTAINS CONFIDE                                         | TUAL     | INO                       | IES LISI |   |    |     |     |
| AND TRADE SECRET INFO                                                                                                                                                                                                   | RMATION. THIS SHEET MAY NOT BE TR | RANSFERED FROM THE CU  | ECTRONICS, INC. AND CONTAINS CONFIDE<br>STODY OF THE COMPETENT DIVISION OF I | Size     | Document Number           |          |   |    |     | Rev |
| DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS. INC. |                                   |                        | P                                                                            | LA-7981P |                           |          |   |    | 0.2 |     |
| MAY BE USED BY OR DISC                                                                                                                                                                                                  | LOSED TO ANY THIRD PARTY WITHOU   | I PRIOR WRITTEN CONSE  | IT OF COMPAL ELECTRONICS, INC.                                               | Date:    | Friday, February 03, 2012 | Sheet    | 3 | of | 55  |     |

# www.666fix.com苹果维修基地

#### Power-Up/Down Sequence

- 1. All the ASIC supplies must fully reach their respective nominal voltages within 20 ms of the start of the ramp-up sequence, though a shorter ramp-up duration is preferred.
- 2. VDDR3 should ramp-up before or simultaneously with VDDC.
- 3. For LVDS, DPx\_VDD10 should ramp-up before DPx\_VDD18 and the PCle Reference clock should begin before DPx\_VDD18. For power-down, DPx\_VDD18 should ramp-down before DPx\_VDD10.
- 4. The external pull-ups on the DDC/AUX signals (if applicable) should ramp-up before or after both VDDC and VDD\_CT have ramped up.
- 5.VDDC and VDD\_CT should not ramp-up simultaneously. (e.g., VDDC should reach 90% before VDD\_CT starts to ramp-up (or vice versa).)



#### Without BACO option:

PXS\_RST#: Low -> Reset dGPU; High -> Normal operation PXS\_PWREN: Low -> dGPU Power OFF; High -> dGPU Power ON

#### BACO option :

PXS\_RST#: High ->Normal operation (dGPU is not reset on BACO mode)
PXS\_PWREN: Low -> dGPU Power OFF; High -> dGPU Power ON (always High)

| dGPU Power Pins                                                                                                                                                      | Voltage         | PX 3.0 | BACO Mode                  | Max current |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|----------------------------|-------------|
| PCIE_PVDD, PCIE_VDDR, TSVDD, VDDR4, VDD_CT,<br>DPE_PVDD, DP[F:E]_VDD18, DP[D:A]_PVDD,<br>DP[D:A]_VDD18, AVDD, VDD1DI, A2VDDQ, VDD2DI,<br>DPLL_PVDD, MPV18, and SPV18 | 1.8V            | OFF    | ON                         | 1679mA      |
| DP[F:E]_VDD10, DP[D:A]_VDD10, DPLL_VDDC, and SPV10                                                                                                                   | 1.0V            | OFF    | ON                         | 575mA       |
| PCIE_VDDC                                                                                                                                                            | 1.0V            | OFF    | ON                         | 2A          |
| VDDR3 , and A2VDD                                                                                                                                                    | 3.3V            | OFF    | ON                         | 190mA       |
| BIF_VDDC (current consumption = 55mA@1.0V, in BACO mode) BIF_VDDC=VGA_CORE When GPU enable BIF_VDDC=1.0V When BACO                                                   | Same as<br>VDDC | OFF    | ON<br>Same as<br>PCIE_VDDC | 70mA        |
| VDDR1                                                                                                                                                                | 1.5V            | OFF    | OFF                        | 2.8A        |
| VDDC/VDDCI                                                                                                                                                           | 1.12V           | OFF    | OFF                        | 12.9A       |
|                                                                                                                                                                      |                 |        |                            |             |



#### CPU part

# PU1 CPU1@ UCPU1 CPU2@ UCPU1 CPU3@ UCPU1 CPU4@ 3 32171.8G IS 34271.8G SA000047200 SA000061900 SA000061900

#### **PCB** part









| Security Classification | Compal Secret Data                                                                                                                                  |                 |                                                                                                                  |                                   | Compal Electronics, Inc.               |            |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------|------------|
| Issued Date             | 2011/06/15                                                                                                                                          | Deciphered Date | 2012/07/11                                                                                                       | Title                             | VCA Notes List                         |            |
|                         | RING DRAWING IS THE PROPRIETARY P<br>DRMATION. THIS SHEET MAY NOT BE TR<br>S AUTHORIZED BY COMPAL ELECTRONION<br>TO OSED TO ANY THIRD PARTY WITHOUT |                 | ECTRONICS, INC. AND CONTAINS CONFII<br>ISTODY OF THE COMPETENT DIVISION O<br>IEET NOR THE INFORMATION IT CONTAIN | ENTEAL<br>FigSize Doo<br>S Custom | VGA Notes List  cument Number LA-7981P | Rev<br>0.2 |

































Security Classification Compal Secret Data Compal Electronics, Inc.

Issued Date 2011/06/24 Deciphered Date 2012/07/12 Title PCH (9/9) VSS

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENCE.

AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTORY OF THE COMPETENT DIVISION OF RED28

Department Except as Authorized by Compal ELECTRONICS, INC. REFIER THIS SHEET NOR THE INFORMATION IT CONTAINS CONTAIN







Q26 DTC124EKAT146\_SC59-3

#### +1.8VS TO +1.8VGS









| Security Classification                                                                                                                                                                                                              | Compal Secret Data               |                 |            | Compal Electronics, Inc. |                 |                  |     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------|------------|--------------------------|-----------------|------------------|-----|
| Issued Date                                                                                                                                                                                                                          | 2011/10/12                       | Deciphered Date | 2013/10/12 | Title                    | SevmourXT       | S3 BACO POWER    |     |
| THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF RAD |                                  |                 |            | Size                     | Document Number | _00_DAGG   GWEIT | Rev |
|                                                                                                                                                                                                                                      | UTHORIZED BY COMPAL ELECTRONICS, |                 |            | C                        |                 | Sherry and Royal | - 0 |



| Security Class | ification    | Compal Secret Data            |                    |                                                                                                                                                                                |           | Compal Electronics, Inc. |            |  |  |
|----------------|--------------|-------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|------------|--|--|
| Issued Da      | ite          | 2010/07/12                    | Deciphered D       | Date 2012/07/11                                                                                                                                                                | Title     | SevmourXT-S3 DP PWR      |            |  |  |
| DEPARTMENT I   | XCEPT AS AUT | THORIZED BY COMPAL ELECTRONIC | S, INC. NEITHER TH | PAL ELECTRONICS, INC. AND CONTAINS CONFIDENT<br>HE CUSTODY OF THE COMPETENT DIVISION OF R&D<br>HIS SHEET NOR THE INFORMATION IT CONTAINS<br>ONSENT OF COMPAL ELECTRONICS, INC. | Size<br>B | Document Number          | Rev<br>0.1 |  |  |
|                |              | 3                             |                    | 2                                                                                                                                                                              |           | 1                        |            |  |  |



















### **SATA HDD Conn.**



| Security Classification | Compal Secret Data |                           |                                                                                                                                              |            |                                              |            |
|-------------------------|--------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------|------------|
| Issued Date             | 2011/06/15         | Deciphered Date           | 2012/07/11                                                                                                                                   | Title      | UDD/ODD/DT/C                                 |            |
| DEPARTMENT EXCEPT AS    |                    | S, INC. NEITHER THIS SHEE | TRONICS, INC. AND CONTAINS CONFIDE<br>TODY OF THE COMPETENT DIVISION OF<br>ET NOR THE INFORMATION IT CONTAINS<br>TOP COMPAL ELECTRONICS INC. | R&D Custon | HDD/ODD/BT Connector  where Sherry and Royal | Rev<br>0.1 |













2A/Active Low

KSO16 C1277 1 2 @ 100P 0402 50V8J

KSO17 C1278 1 2 @ 100P 0402 50V8J

KSO9 C1298 1 2 @ 100P 0402 50V8J

KSI1 C1300 1 2 @ 100P 0402 50V8J

JKB1 ACES 88514-02601-071

ME@

C1276 1

KSI[0..7] [37]

KSO[0..17] [37]

C1275 1 2 @ 100P 0402 50V8J

C1280 1 2 @ 100P\_0402\_50V8J

C1281 1 2 @ 100P 0402 50V8J C1283 1 2 @ 100P 0402 50V8J

C1285 1 2 @ 100P 0402 50V8J C1287 1 2 @ 100P 0402 50V8J

C1289 1 2 @ 100P 0402 50V8J
C1291 1 2 @ 100P 0402 50V8J
C1293 1 2 @ 100P 0402 50V8J
C1293 1 2 @ 100P 0402 50V8J
C1297 1 2 @ 100P 0402 50V8J

KSO0 C1299 1 2 @ 100P 0402 50V8J

## Power Board







| Security Classification                                                                                                                                                                                                  |            |                 |            |           | Compal Electronics. Inc.          |            |  |            |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|------------|-----------|-----------------------------------|------------|--|------------|--|
| Issued Date                                                                                                                                                                                                              | 2011/06/15 | Deciphered Date | 2012/07/11 | Title     | Title ROM/KBD/PWR/CR/LED/TP Conn. |            |  |            |  |
| DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS  MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. |            |                 |            | Size<br>C | Document Number Sheri             | ry and Roy |  | Rev<br>0.1 |  |









**RTC Battery** 

| Security Classification                                                                                                                                                                                                          | tion Compal Secret Data           |                 |                               |       | Compal Electronics, Inc.                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------|-------------------------------|-------|---------------------------------------------------------------------------------|
| Issued Date                                                                                                                                                                                                                      | 2010/01/25                        | Deciphered Date | 2012/07/11                    | Title | DIVID DOLLA                                                                     |
| THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDE<br>AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R |                                   |                 |                               |       | PWR DCIN    Document Number   Rev     C38-G series Chief River Schematic   C0.1 |
|                                                                                                                                                                                                                                  | CLOSED TO ANY THIRD PARTY WITHOUT |                 | NT OF COMPALE FOR PONICS INC. | Date: |                                                                                 |





















Page 1 of 1 for PWR Version change list (P.I.R. List) Reason for change PG# Item Modify List Date Phase 

| Security Classification | Compal Secret Data                                                                                                                                  |                  |                                                                               |       | Compal Electronics, Inc. |  |  |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------|-------|--------------------------|--|--|--|
| Issued Date             | 2009/01/06                                                                                                                                          | Deciphered Date  | 2012/07/11                                                                    | Title | DID (DWD)                |  |  |  |
| DEPARTMENT EXCEPT AS    | ING DRAWING IS THE PROPRIETARY PRO<br>RMATION. THIS SHEET MAY NOT BE TRAN<br>AUTHORIZED BY COMPAL ELECTRONICS<br>LOSED TO ANY THIRD PARTY WITHOUT P | Size D<br>Custom | PIR (PWR)  Occument Number  C38-G series Chief River Schematic <sup>0.1</sup> |       |                          |  |  |  |



## Version change list (P.I.R. List)

## Page 1 for HW PIR

| Item     | Reason for change PG# | Modify List | Date | Phase |
|----------|-----------------------|-------------|------|-------|
| 1        | Initial               |             |      | DVT   |
| 2        |                       |             |      |       |
| 3        |                       |             |      |       |
| 4        |                       |             |      |       |
| 5        |                       |             |      |       |
| 6        |                       |             |      |       |
| 7        |                       |             |      |       |
| 8        |                       |             |      |       |
| 9        |                       |             |      |       |
| 10       |                       |             |      |       |
| 11       |                       |             |      |       |
| 12       |                       |             |      |       |
| 13       |                       |             |      |       |
| 14       |                       |             |      |       |
| 15<br>16 |                       |             |      |       |
| 17       |                       |             |      |       |
| 18       |                       |             |      |       |
| 19       |                       |             |      |       |
| 20       |                       |             |      |       |
| 21       |                       |             |      |       |
| 22       |                       |             |      |       |
| 23       |                       |             |      |       |
|          |                       |             |      |       |

| Security Classification | Compal Secret Data                                                                                                                                 |                                               |                                            |            | Compal Electronics, Inc.                   |   |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------|------------|--------------------------------------------|---|
| Issued Date             | 2011/06/15                                                                                                                                         | Deciphered Date                               | 2012/07/11                                 | Title      | IIII DID I                                 |   |
| DEPARTMENT EXCEPT AS    | RING DRAWING IS THE PROPRIETARY PI<br>DRMATION. THIS SHEET MAY NOT BE TR<br>S AUTHORIZED BY COMPAL ELECTRONIC<br>ELOSED TO ANY THIRD PARTY WITHOUT | IDEN <del>TIAL</del><br>OF FISO29<br>NS Custo | HW-PIR1  Document Number  Sherry and Royal | Rev<br>0.1 |                                            |   |
| MAT BE USED BY OR DISC  | JUSED TO ANT THIRD PARTY WITHOUT                                                                                                                   | FRIOR WALLEN CONSE                            | NI OF COMPALELECTRONICS, INC.              | Date:      | Thursday, February 02, 2012 Sheet 54 of 55 | _ |